DocumentCode :
1792058
Title :
A 9-bit 1-MS/s 7-μW SAR ADC for ultra low power radio
Author :
Ji Wang ; Bejarano Carmona, Manuel ; Hall, Helgi ; Radjen, Dejan ; Ping Lu
Author_Institution :
Dept. of Electr. & Inf. Technol., Lund Univ., Lund, Sweden
fYear :
2014
fDate :
27-28 Oct. 2014
Firstpage :
1
Lastpage :
4
Abstract :
A 9-bit 1-MS/s successive-approximation (SAR) analog-to-digital converter (ADC) for ultra low power radio applications using 130 nm CMOS is presented. The ADC achieves a power consumption of 7/μW according to simulation results. This ultra low power is realized by employing a maximally simplified ADC architecture that consists of a dynamic latch comparator, a charge redistribution digital-to-analog converter (DAC), and a SAR logic block based on transmission gate flip-flops. Working at a supply voltage of 0.8 V, the SAR ADC achieves a FOM of 15 fJ/conversion.
Keywords :
CMOS integrated circuits; analogue-digital conversion; comparators (circuits); digital-analogue conversion; flip-flops; ADC architecture; CMOS; DAC; FOM; SAR ADC; SAR logic block; analog-to-digital converter; charge redistribution digital-to-analog converter; dynamic latch comparator; successive-approximation; transmission gate flip-flops; ultra low power radio; Arrays; Capacitors; Clocks; Logic gates; Noise; Power demand; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
NORCHIP, 2014
Conference_Location :
Tampere
Type :
conf
DOI :
10.1109/NORCHIP.2014.7004720
Filename :
7004720
Link To Document :
بازگشت