Title :
Single event upset mitigation in low power SRAM design
Author :
Atias, Lior ; Teman, Adam ; Fish, Alexander
Author_Institution :
Emerging Nanoscaled Integrated Circuits & Syst. Lab., Bar-Ilan Univ., Ramat Gan, Israel
Abstract :
Technology advancements in recent years have led to an increase in the employment of integrated circuits in space applications. However, these applications operate in a highly radiated environment, causing a high probability of single event upsets (SEU). Continuous transistor scaling exacerbates the situation, as susceptibility to SEUs is increased in advanced process technologies. The most vulnerable of these circuits are memory arrays that cover large areas of the silicon die and often store critical data. Accordingly, maintaining data integrity in light of SEUs has become an integral aspect of memory cell design. This paper introduces recently proposed methods for mitigating SEUs, and reviews the advantages and disadvantages of leading memory radiation hardening solutions. A brief comparison of radiation hardened bitcells is provided, based on Monte Carlo simulations in a 65nm CMOS process under slightly scaled supply voltages.
Keywords :
CMOS memory circuits; Monte Carlo methods; SRAM chips; data integrity; integrated circuit design; low-power electronics; radiation hardening (electronics); transistors; CMOS process; Monte Carlo simulations; SEU; advanced process technology; continuous transistor; data integrity; integrated circuits; low power SRAM design; memory arrays; memory cell design; memory radiation hardening bitcell solutions; silicon die; single event upset mitigation; size 65 nm; slightly scaled supply voltages; space applications; Logic gates; Radiation hardening (electronics); Random access memory; Redundancy; Single event upsets; Transistors; Tunneling magnetoresistance;
Conference_Titel :
Electrical & Electronics Engineers in Israel (IEEEI), 2014 IEEE 28th Convention of
Conference_Location :
Eilat
Print_ISBN :
978-1-4799-5987-7
DOI :
10.1109/EEEI.2014.7005796