DocumentCode :
179891
Title :
Space-time AER protocol receiver asynchronously controlled on FPGA
Author :
Ortega Cisneros, Susana ; Raygoza Panduro, Juan Jose ; Tonali Aranda Breton, Daniel ; Reyes Baron, Jose Roberto
Author_Institution :
Centro de Investig. y de Estudios Av. del IPN, CINVESTAV, Guadalajara, Mexico
fYear :
2014
fDate :
Sept. 29 2014-Oct. 3 2014
Firstpage :
1
Lastpage :
7
Abstract :
Neuromorphic systems have been increasing in size and complexity in recent years, due to the adoption of the Address-Event Representation (AER) as a standard for transmitting signals among chips, and building multi-chip event-based systems. The data amount and speed are keys in address-event receiver devices. Actual receiver designs are based on VLSI and ASIC-FPGA implementation. In this article we present a receiver implemented on reconfigurable devices FPGA, preserving the virtues of useful reconfiguration for design and development inherent of FPGAs. We present the design of the receiver and experimental results, which show the data management capability and speed of reception.
Keywords :
VLSI; field programmable gate arrays; image representation; FPGA; VLSI; address-event representation protocol; field programmable gate array; multichip event-based systems; space-time AER protocol receiver; very large scale integrated circuits; Clocks; Delays; Field programmable gate arrays; Protocols; Random access memory; Receivers; Voltage control; AER; FPGA; reception; reconfigurable;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Engineering, Computing Science and Automatic Control (CCE), 2014 11th International Conference on
Conference_Location :
Campeche
Print_ISBN :
978-1-4799-6228-0
Type :
conf
DOI :
10.1109/ICEEE.2014.6978277
Filename :
6978277
Link To Document :
بازگشت