Title :
New directions in interconnect performance optimization
Author :
Courtay, Antoine ; Laurent, Johann ; Julien, Nathalie ; Sentieys, Olivier
Author_Institution :
Lab.-STICC, Eur. Univ. of Brittany, Lorient
Abstract :
It is now admitted that interconnects represent a bottleneck for delay, power consumption and area on chips. To face these problems some works have been realized around performance optimizations. However results, presented in this paper, show that optimization techniques do not always face good criteria for interconnect performance optimizations. We therefore have developed a high-level estimation tool based on transistor-level characterizations, which provides users fast and precise results for time and power consumption estimation. Estimation results allowed us to determine a new interconnect consumption model and also enabled to find some new key issues that have to be pointed out for future performance optimizations.
Keywords :
integrated circuit interconnections; integrated circuit modelling; interconnect consumption model; interconnect performance optimization; power consumption estimation; transistor-level characterizations; Delay; Energy consumption; Inductance; Integrated circuit interconnections; LAN interconnection; Optimization; Power system interconnection; Power system modeling; System-on-a-chip; Wire;
Conference_Titel :
Design and Technology of Integrated Systems in Nanoscale Era, 2008. DTIS 2008. 3rd International Conference on
Conference_Location :
Tozeur
Print_ISBN :
978-1-4244-1576-2
Electronic_ISBN :
978-1-4244-1577-9
DOI :
10.1109/DTIS.2008.4540228