DocumentCode :
1800803
Title :
Flexible hardware architecture of SEFDM transmitters with real-time non-orthogonal adjustment
Author :
Perrett, Marcus R. ; Darwazeh, Izzat
Author_Institution :
Dept. of Electr. & Electron. Eng., Univ. Coll. London, London, UK
fYear :
2011
fDate :
8-11 May 2011
Firstpage :
369
Lastpage :
374
Abstract :
Field Programmable Gate Arrays (FPGA) offer a unique combination of software abstraction and hardware performance, enabled by programming languages such as VHDL or Verilog. Inherent from this capability is a multitude of different design possibilities for a single implementation problem. A system can be designed which allows for real world evaluation at real time speeds of algorithms ordinarily restricted to simulation environments. Presented here is an FPGA implementation of a method of generating non-orthogonal Frequency Division Multiplexed signals, where the spacing between sub-carriers can be controlled externally without the need for re-synthesis. The internal data-paths and associated algorithms are constructed so as to react to changes which dictate the aforementioned spacing, and as such represents a dynamic transmission platform for research purposes.
Keywords :
field programmable gate arrays; frequency division multiplexing; hardware description languages; radio transmitters; signal detection; signal generators; FPGA; SEFDM; field programmable gate arrays; flexible hardware architecture; frequency division multiplexing; hardware performance; programming languages; real-time non orthogonal adjustment; signal generation; software abstraction; transmitters; Clocks; Field programmable gate arrays; Indexes; OFDM; Random access memory; Resource management; Transmitters;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Telecommunications (ICT), 2011 18th International Conference on
Conference_Location :
Ayia Napa
Print_ISBN :
978-1-4577-0025-5
Type :
conf
DOI :
10.1109/CTS.2011.5898952
Filename :
5898952
Link To Document :
بازگشت