DocumentCode :
1803016
Title :
An arbitration logic for CIF 30f/s bi-directional codec with graphic accelerator
Author :
Karube, F. ; Minegishi, N. ; Kamemaru, T. ; Asano, K. ; Okada, K.
Author_Institution :
Inf. Technol. R&D Center, Mitsubishi Electr. Co. Ltd., Japan
Volume :
3
fYear :
2002
fDate :
2002
Firstpage :
695
Lastpage :
698
Abstract :
In various multi-media system LSI based on H.32×, it is desirable to share one memory for cost effectiveness. We have designed an arbitration logic for a memory bus which is accessed by initiators frequently and simultaneously. We considered transaction of each initiator to determine a priority assignment for the bus access permission. This arbitration logic can exchange the priority assignment according to picture formats. This feature is realized by the mechanism which are named flexible priority control and round-robin control. We verified that the arbitration logic contributed to the improvement of the video codec processing performance
Keywords :
large scale integration; logic design; memory architecture; shared memory systems; video codecs; video signal processing; H.32x; arbitration logic; bus access permission; cost effectiveness; flexible priority control; memory bus; multimedia system LSI; priority assignment; round-robin control; third generation mobile phone; video codec processing performance; Acceleration; Bidirectional control; Decoding; Energy consumption; Filtering; Graphics; Logic; MPEG 4 Standard; Multimedia communication; Video codecs;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2002. ISCAS 2002. IEEE International Symposium on
Conference_Location :
Phoenix-Scottsdale, AZ
Print_ISBN :
0-7803-7448-7
Type :
conf
DOI :
10.1109/ISCAS.2002.1010319
Filename :
1010319
Link To Document :
بازگشت