Title : 
Integration of butterfly and inverse butterfly nets in embedded processors: Effects on power saving
         
        
            Author : 
Cardarilli, Gian Carlo ; Di Nunzio, Luca ; Fazzolari, R. ; Re, Matteo ; Lee, Ruby B.
         
        
            Author_Institution : 
Dept. of Electron. Eng., Univ. of Rome Tor Vergata, Rome, Italy
         
        
        
        
        
        
            Abstract : 
Many software functions are not efficiently executed by standard microprocessors. This happens when the operation granularity and data wordlength are different with respect to those of the microprocessor´s architecture. Important improvements in speed and power can be obtained by integrating hardware accelerators in standard microprocessor architectures. This work, based on [1], shows that the integration of a Bit Manipulation Unit (BMU) [2] in an Altera NIOS-2 soft processor architecture [3] allows very interesting speed-up and power saving factors.
         
        
            Keywords : 
electronic engineering computing; embedded systems; microprocessor chips; Altera NIOS-2 soft processor architecture; BMU; bit manipulation unit; data wordlength; hardware accelerators; inverse butterfly net integration; software functions; standard microprocessors;
         
        
        
        
            Conference_Titel : 
Signals, Systems and Computers (ASILOMAR), 2012 Conference Record of the Forty Sixth Asilomar Conference on
         
        
            Conference_Location : 
Pacific Grove, CA
         
        
        
            Print_ISBN : 
978-1-4673-5050-1
         
        
        
            DOI : 
10.1109/ACSSC.2012.6489268