DocumentCode :
1804170
Title :
Statistical aging under dynamic voltage scaling: A logarithmic model approach
Author :
Velamala, Jyothi B. ; Sutaria, Ketul ; Shimizu, Hirofumi ; Awano, Hiromitsu ; Sato, Takashi ; Cao, Yu
Author_Institution :
Sch. of ECEE, Arizona State Univ., Tempe, AZ, USA
fYear :
2012
fDate :
9-12 Sept. 2012
Firstpage :
1
Lastpage :
4
Abstract :
Aging mechanisms, such as Negative Bias Temperature Instability (NBTI), limit the lifetime of CMOS design. Recent NBTI data exhibits an excessive amount of randomness and fast recovery, which are difficult to be handled by conventional power-law model (tn). Such discrepancies further pose the challenge on long-term reliability prediction in real circuit operation. To overcome these barriers, this work (1) proposes a logarithmic model (log(t)) that is derived from the trapping/de-trapping assumptions; (2) practically explains the aging statistics and the non-monotonic behavior under dynamic voltage scaling (DVS); and (3) comprehensively validates the new model with 65nm silicon data. Compared to previous models, the new result captures the essential role of the recovery phase under DVS, reducing unnecessary guard-banding in reliability protection.
Keywords :
CMOS integrated circuits; ageing; elemental semiconductors; nanoelectronics; reliability; silicon; statistics; Si; aging statistics; detrapping assumption; dynamic voltage scaling; logarithmic model approach; nonmonotonic property; reliability protection; silicon data; size 65 nm; statistical aging; trapping assumption; Aging; Data models; Degradation; Integrated circuit modeling; Predictive models; Stress; Voltage control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference (CICC), 2012 IEEE
Conference_Location :
San Jose, CA
ISSN :
0886-5930
Print_ISBN :
978-1-4673-1555-5
Electronic_ISBN :
0886-5930
Type :
conf
DOI :
10.1109/CICC.2012.6330572
Filename :
6330572
Link To Document :
بازگشت