Title :
Applying Parallel, Dynamic-Resolution Simulations to Accelerate VLSI Power Estimation
Author :
Rao, Dhananjai M. ; Wilsey, Philip A.
Author_Institution :
Dept. of CSA, Miami Univ., Oxford, OH
Abstract :
High resolution models of logic circuits need to be used in simulations to accurately track logic transitions or glitches, which contribute to the most dominant portion of VLSI power dissipated. Unfortunately, simulating large, high resolution models is a time consuming task. Although more abstract models that simulate faster can be used, they are less accurate as details of glitching activity are absent. This study proposes an alternatively approach that dynamically (i.e., during simulation) changes the resolution of a model to strike a better balance between accuracy and performance. Simulation-time resolution changes are performed using a novel methodology called dynamic component substitution (DCS). This paper presents the issues involved in applying DCS to accelerate parallel power simulations of digital logic circuits. The experiments indicate that the proposed strategy can increase performance by 3times with negligible deviations in power estimates but consuming about 2times more memory
Keywords :
VLSI; circuit simulation; integrated circuit design; logic CAD; logic circuits; power system CAD; VLSI power estimation; digital logic circuits; dynamic component substitution; dynamic-resolution simulations; glitching activity; parallel power simulations; Acceleration; CMOS technology; Circuit simulation; Computational modeling; Distributed control; Energy consumption; Frequency estimation; Logic circuits; Power dissipation; Very large scale integration;
Conference_Titel :
Simulation Conference, 2006. WSC 06. Proceedings of the Winter
Conference_Location :
Monterey, CA
Print_ISBN :
1-4244-0500-9
Electronic_ISBN :
1-4244-0501-7
DOI :
10.1109/WSC.2006.323148