Title : 
Design of high-speed wireline transceivers for backplane communications in 28nm CMOS
         
        
            Author : 
Savoj, Jafar ; Hsieh, Kenny ; Upadhyaya, Parag ; An, Fu-Tai ; Im, Jay ; Jiang, Xuewen ; Kamali, Jalil ; Lai, Kang Wei ; Wu, Daniel ; Alon, Elad ; Chang, Ken
         
        
            Author_Institution : 
Xilinx, Inc., San Jose, CA, USA
         
        
        
        
        
        
            Abstract : 
This paper describes the design of the architecture and circuit blocks for backplane communication transceivers. A channel study investigates the major challenges in the design of high-speed reconfigurable transceivers. Architectural solutions resolving channel-induced signal distortions are proposed and their effectiveness on various channels is investigated. Subsequently, the paper describes the design of a 0.6-13.1Gb/s fully-adaptive backplane transceiver embedded in state-of-the-art low-leakage 28nm CMOS FPGAs. The receiver front-end utilizes a 3-stage CTLE, a 7-tap speculative DFE, and a 4-tap sliding DFE to remove the immediate post-cursor ISI up to 64 taps. The clocking network provides continuous operation range between 0.6-13.1Gb/s. The transceiver achieves BER <; 10-15 over a 31dB-loss backplane at 13.1Gb/s and over channels with 10GBASE-KR characteristics at 10.3125Gb/s.
         
        
            Keywords : 
CMOS integrated circuits; error statistics; field programmable gate arrays; nanoelectronics; transceivers; 4-tap sliding DFE; 7-tap speculative DFE; BER; architectural solutions; backplane communication transceivers; backplane communications; bit rate 0.6 Gbit/s to 13.1 Gbit/s; bit rate 10.3125 Gbit/s; channel-induced signal distortions; circuit blocks; clocking network; fully-adaptive backplane transceiver; high-speed reconfigurable transceivers; high-speed wireline transceiver design; low-leakage CMOS FPGAs; post-cursor ISI; Backplanes; Clocks; Decision feedback equalizers; Inductors; Phase locked loops; Receivers; Transceivers;
         
        
        
        
            Conference_Titel : 
Custom Integrated Circuits Conference (CICC), 2012 IEEE
         
        
            Conference_Location : 
San Jose, CA
         
        
        
            Print_ISBN : 
978-1-4673-1555-5
         
        
            Electronic_ISBN : 
0886-5930
         
        
        
            DOI : 
10.1109/CICC.2012.6330580