DocumentCode :
1805034
Title :
Software/Hardware Framework for Generating Parallel Long-Period Random Numbers Using the WELL Method
Author :
Li, Yuan ; Chow, Paul ; Jiang, Jiang ; Zhang, Minxuan
Author_Institution :
Sch. of Comput., Nat. Univ. of Defense Technol., Changsha, China
fYear :
2011
fDate :
5-7 Sept. 2011
Firstpage :
110
Lastpage :
115
Abstract :
The Well Equidistributed Long-period Linear (WELL) algorithm is proven to have better characteristics than the Mersenne Twister (MT), one of the most widely used long-period pseudo-random number generators (PRNGs). In this paper, we propose a hardware architecture for efficient implementation of WELL. Our design achieves a throughput of 1 sample-per-cycle and runs as fast as 449.4 MHz on a Xilinx XC6VLX240T FPGA. This performance is 7.6-fold faster than a dedicated software implementation, and is comparable to a MT hardware generator built on the same device. It takes up 633 LUTs, 537 Flip-Flops and 4 BRAMs, which is only 0.5% of the device. Furthermore, we design a software/hardware framework that is capable of dividing the WELL stream into an arbitrary number of independent parallel sub-streams. With support from software, this framework can obtain speedup roughly proportional to the number of parallel cores. The quality of the random numbers generated by our design is verified by the standard statistical test suites Diehard and TestU01. We also apply our framework to a Monte-Carlo simulation for estimating p. Experimental results verify the correctness of our framework as well as the better characteristics of the WELL algorithm.
Keywords :
Monte Carlo methods; field programmable gate arrays; flip-flops; random number generation; random-access storage; BRAM; LUT; MT; MT hardware generator; Mersenne twister; Monte-Carlo simulation; PRNG; WELL algorithm; Xilinx XC6VLX240T FPGA; dedicated software implementation; flip-flop; frequency 449.4 MHz; independent parallel substream; long-period pseudorandom number generator; software-hardware framework; standard statistical test; well equidistributed long-period linear algorithm; Algorithm design and analysis; Computer architecture; Generators; Hardware; Software; Software algorithms; Throughput; FPGA; Fast Jump Ahead; WELL algorithm; parallel random number generator; random number;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2011 International Conference on
Conference_Location :
Chania
Print_ISBN :
978-1-4577-1484-9
Electronic_ISBN :
978-0-7695-4529-5
Type :
conf
DOI :
10.1109/FPL.2011.29
Filename :
6044793
Link To Document :
بازگشت