DocumentCode :
1805322
Title :
Memory-Efficient and Fast Run-Time Reconfiguration of Regularly Structured Designs
Author :
Al Farisi, Brahim ; Heyse, Karel ; Bruneel, Karel ; Stroobandt, Dirk
Author_Institution :
ELIS Dept., Ghent Univ., Ghent, Belgium
fYear :
2011
fDate :
5-7 Sept. 2011
Firstpage :
171
Lastpage :
176
Abstract :
Previous work has shown that run-time reconfiguration of FPGAs benefits greatly from the use of Tunable LUT (TLUT) circuits. These can be rapidly transformed into a specialized LUT circuit and are also very memory efficient when representing regularly structured designs, where the same hardware module is instantiated many times. However, the memory requirements and reconfiguration time of a run-time reconfigurable application are also dependent on the reconfiguration mechanism. In this paper, we will show that the memory requirements of conventional ICAP reconfiguration grow very fast with the number of modules, resulting in excessive memory usage. We propose to use Shift-Register-LUT (SRL) reconfiguration which is faster and results in a memory usage that is independent of the number of modules.
Keywords :
field programmable gate arrays; FPGA; fast run-time reconfiguration; memory-efficient reconfiguration; regularly structured designs; run-time reconfigurable application; shift-register-LUT reconfiguration; Boolean functions; Equations; Field programmable gate arrays; Finite impulse response filter; Memory management; Routing; Table lookup; FPGA; ICAP; Run-time Reconfiguration; SRL; Tunable LUT circuit;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2011 International Conference on
Conference_Location :
Chania
Print_ISBN :
978-1-4577-1484-9
Electronic_ISBN :
978-0-7695-4529-5
Type :
conf
DOI :
10.1109/FPL.2011.39
Filename :
6044803
Link To Document :
بازگشت