DocumentCode :
1805346
Title :
A Hybrid Mapping-Scheduling Technique for Dynamically Reconfigurable Hardware
Author :
Clemente, Juan Antonio ; Rana, Vincenzo ; Sciuto, Donatella ; Beretta, Ivan ; Atienza, David
Author_Institution :
DACYA, Univ. Complutense de Madrid (UCM), Madrid, Spain
fYear :
2011
fDate :
5-7 Sept. 2011
Firstpage :
177
Lastpage :
180
Abstract :
Reconfigurable computing is a promising technology that offers an interesting trade-off between flexibility and performance, which many recent multi-core embedded system applications demand. In order to achieve these objectives, it is necessary to optimize the deployment of the hardware cores on the FPGA platform, trying to reduce the reconfiguration overhead while meeting the desired performance. In this paper, we propose a hybrid mapping and scheduling technique for multi-core applications on reconfigurable devices, which exploits the information about the relationships among the application cores to minimize the overhead due to reconfiguration.
Keywords :
embedded systems; field programmable gate arrays; multiprocessing systems; processor scheduling; reconfigurable architectures; FPGA platform; dynamically reconfigurable hardware; hardware core deployment optimization; hybrid mapping-scheduling technique; multicore embedded system application; reconfigurable computing; reconfigurable device; reconfiguration overhead minimization; Benchmark testing; Decoding; Embedded systems; Field programmable gate arrays; Hardware; Merging; Partitioning algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2011 International Conference on
Conference_Location :
Chania
Print_ISBN :
978-1-4577-1484-9
Electronic_ISBN :
978-0-7695-4529-5
Type :
conf
DOI :
10.1109/FPL.2011.40
Filename :
6044804
Link To Document :
بازگشت