Title :
An Easily Testable Routing Architecture and Efficient Test Technique
Author :
Inoue, Kazuki ; Yosho, Hiroki ; Amagasaki, Motoki ; Iida, Masahiro ; Sueyoshi, Toshinori
Author_Institution :
Grad. Sch. of Sci. & Technol., Kumamoto Univ., Kumamoto, Japan
Abstract :
Generally, a programmable LSI such as an FPGA is difficult to test as compared to an ASIC. There are two major reasons for this. One is that automatic test pattern generator (ATPG) cannot be used because of the programmability of the FPGA. The other reason is that the FPGA architecture is very complex. In this paper, we propose a novel FPGA architecture that will simplify the testing of the device. The architecture is very simple and has several types of circuit blocks and orderly wire connections. This paper also presents efficient test configurations for our proposed architecture. We tested the interconnects of our architecture by using our configurations and achieved 100% test coverage for a short test time.
Keywords :
automatic test pattern generation; field programmable gate arrays; ATPG; FPGA architecture; automatic test pattern generator; device testing; easily testable routing architecture; programmable LSI; Clocks; Field programmable gate arrays; Integrated circuit interconnections; Routing; Testing; Tiles; Wires;
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2011 International Conference on
Conference_Location :
Chania
Print_ISBN :
978-1-4577-1484-9
Electronic_ISBN :
978-0-7695-4529-5
DOI :
10.1109/FPL.2011.59