Title :
FPGA-Based Acceleration of Block Matching Motion Estimation Techniques
Author :
Gonzalez, David ; Botella, Guillermo ; Mokheerje, Soumak ; Meyer-Bäse, Uwe
Author_Institution :
Comput. Archit. Dept., Complutense Univ. of Madrid, Madrid, Spain
Abstract :
This paper focuses on the hardware acceleration of Block Matching motion estimation techniques (Search reduction family) suitable for the standard H.264/AVC MPEG-4 part 10 video compression. Many representative motion estimation search algorithms are explained here. As hardware, the well known Altera DE2 platform with a Cyclone II EP2C35F672C6 is used with a soft core NIOS II processor. C2H compiler which permits us to speed up the system at least two magnitude order is used to accelerate our source code. The paper shows the results in terms of performance and resources needed. This is the starting point to accelerate motion estimation algorithms using many strategies considering an ad-hoc motion estimation processor.
Keywords :
data compression; field programmable gate arrays; image matching; microprocessor chips; motion estimation; video coding; Altera DE2 platform; C2H compiler; Cyclone II EP2C35F672C6; FPGA-based acceleration; H.264-AVC MPEG-4 part 10 video compression; ad-hoc motion estimation processor; block matching motion estimation search algorithm; field programmable gate arrays; soft core NIOS II processor; source code; Acceleration; Educational institutions; Field programmable gate arrays; Hardware; Motion estimation; Throughput; Transform coding; Block Matching algorithm; Embedded Systems; FPGA; MPEG Compression; NIOS II; Optical Flow;
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2011 International Conference on
Conference_Location :
Chania
Print_ISBN :
978-1-4577-1484-9
Electronic_ISBN :
978-0-7695-4529-5
DOI :
10.1109/FPL.2011.76