DocumentCode :
180670
Title :
Parallel programming of a symmetric transport-triggered architecture with applications in flexible LDPC encoding
Author :
Rister, Blaine ; Jaaskelainen, Pekka ; Silven, Olli ; Hannuksela, Jari ; Cavallaro, J.R.
Author_Institution :
Dept. of Electr. & Comput. Eng., Rice Univ., Houston, TX, USA
fYear :
2014
fDate :
4-9 May 2014
Firstpage :
8380
Lastpage :
8384
Abstract :
Exposed-datapath architectures yield small, low-power processors that trade instruction word length for aggressive compile-time scheduling and a high degree of instruction-level parallelism. In this paper, we present a general-purpose parallel accelerator consisting of a main processor and eight symmetric clusters, all in a single core. Use of a lightweight and memory-efficient application programming interface allows for the first high-performance program executing both sequential and data-parallel code on the same TTA processor. We use the processor for LDPC encoding, a popular method of forward error correction. Demonstrating the flexibility of software-defined radio, we benchmark the processor with two programs, one which can handle almost any sort of LDPC code, and another which is optimized for a specific standard. We achieve a throughput of 5 Mb/s with the flexible program and 92 Mb/s with the standard-specific one, while consuming only 95 mW at a clock frequency of 1175 MHz.
Keywords :
application program interfaces; forward error correction; parallel architectures; parallel programming; parity check codes; software radio; TTA processor; data-parallel code; flexible LDPC encoding; forward error correction; general-purpose parallel accelerator; memory-efficient application programming interface; parallel programming; software-defined radio; symmetric transport-triggered architecture; Computer architecture; Encoding; Hardware; Parallel processing; Parity check codes; Sparse matrices; Vectors; Open Computing Language (OpenCL); low-density parity check codes (LDPC); parallel computing; software-defined radio (SDR); transport-triggered architecture (TTA);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech and Signal Processing (ICASSP), 2014 IEEE International Conference on
Conference_Location :
Florence
Type :
conf
DOI :
10.1109/ICASSP.2014.6855236
Filename :
6855236
Link To Document :
بازگشت