DocumentCode :
1806872
Title :
Soft digital signal processing using self-timed circuits
Author :
Kuang, Weidong ; Yuan, Jiann S.
Author_Institution :
Chip Design & Reliability Lab., Univ. of Central Florida, Orlando, FL, USA
fYear :
2002
fDate :
19-21 Dec. 2002
Firstpage :
194
Lastpage :
198
Abstract :
In this paper, we propose a self-timed architecture for low power digital signal processing with ultra-low supply voltage. Compared to synchronous circuits, self-timed circuits are more robust at very low voltage. In many signal-noise-ratio (SNR)-required digital signal processing applications, this robustness allows the circuit to operate with very low supply voltage, even if some data samples are missed due to this low voltage. The missing leads to an SNR degradation. The degradation depends on input data frequency, supply voltage, specific circuit architecture, and process technology. Simulation shows that more than 40% to 70% power can be saved by introducing -15 dB to -10 dB error in a case study: speech signal processing.
Keywords :
circuit simulation; circuit stability; signal processing; timing circuits; -15 to -10 dB; SNR; SNR degradation; digital signal processing applications; input data frequency; numerical simulation; power digital signal processing; robustness; self-timed circuits; signal-noise-ratio; soft digital signal processing; speech signal processing; Circuit simulation; Degradation; Delay; Digital signal processing; Digital signal processing chips; Low voltage; Registers; Robustness; Signal processing; Signal to noise ratio;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Electronics, 2002. Proceedings. ICSE 2002. IEEE International Conference on
Print_ISBN :
0-7803-7578-5
Type :
conf
DOI :
10.1109/SMELEC.2002.1217805
Filename :
1217805
Link To Document :
بازگشت