DocumentCode :
1808038
Title :
A high speed ATM switch with common parallel buffers
Author :
Kang, Sang H. ; Oh, Changhwan ; Sung, Dan K.
Author_Institution :
Dept. of Electr. Eng., Korea Adv. Inst. of Sci. & Technol., Seoul, South Korea
Volume :
3
fYear :
1995
fDate :
14-16 Nov 1995
Firstpage :
2087
Abstract :
We introduce a high speed N×N ATM switch in which the common buffer block is separated into M common parallel buffers (CPB). Each CPB can be operated at the same access speed as the interface rate by managing the address buffers so that there are no contentions to access the same CPB during cell input/output operations. We derive an analytical upper bound of cell loss probability (CLP) and then evaluate this system in terms of the CLP. The result shows that we can achieve much lower cell loss probability as we separate the memory into more CPBs. In case of 2N CPBs, we can obtain the low cell loss probability which is comparable to those of the conventional common buffer type switches
Keywords :
asynchronous transfer mode; buffer storage; probability; B-ISDN; access speed; address buffers management; analytical upper bound; cell input/output operations; cell loss probability; common parallel buffer; high speed ATM switch; interface rate; performance evaluation; Analytical models; Asynchronous transfer mode; B-ISDN; Buffer storage; Content management; Switches; Switching systems; System performance; Telecommunication switching; Upper bound;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Global Telecommunications Conference, 1995. GLOBECOM '95., IEEE
Print_ISBN :
0-7803-2509-5
Type :
conf
DOI :
10.1109/GLOCOM.1995.502773
Filename :
502773
Link To Document :
بازگشت