DocumentCode :
180938
Title :
A Case Study on Implementing Compressed DFT Architecture
Author :
Chandra, Aniruddha ; Chebiyam, S. ; Kapur, R.
Author_Institution :
Synopsys, Inc., Mountain View, CA, USA
fYear :
2014
fDate :
16-19 Nov. 2014
Firstpage :
336
Lastpage :
341
Abstract :
Scan Compression has become the default design-for-test (DFT) methodology for achieving high quality test at lower costs. Just as scan matured over a span of 40 years we are now observing Scan Compression improving and adapting to the needs of current designs. In this paper we present an industrial case study demonstrating how the DFT flows are impacted in the presence of compression logic for test. We develop various DFT architectures using the zScan compression technology and discuss the pros and cons of each flow w.r.t. Pin limited test and modular DFT insertion. We also show that the decisions of pin count and scan chain count dramatically impact the final QoR i.e., Test application time and test data volume required to test the chip.
Keywords :
design for testability; integrated circuit testing; DFT insertion; DFT methodology; compressed DFT architecture; compression logic; design-for-test methodology; pin limited test; zScan compression technology; Automatic test pattern generation; Codecs; Discrete Fourier transforms; Shift registers; System-on-chip; DFT Flows; Hierarchical DFT; scan compression; test data compression; zScan;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ATS), 2014 IEEE 23rd Asian
Conference_Location :
Hangzhou
ISSN :
1081-7735
Type :
conf
DOI :
10.1109/ATS.2014.68
Filename :
6979123
Link To Document :
بازگشت