Title :
A coefficient memory addressing scheme for VLSI implementation of FFT processors
Author :
Hasan, M. ; Arslan, T.
Author_Institution :
Dept. of Electron. & Electr. Eng., Edinburgh Univ., UK
Abstract :
A novel scheme is presented for coefficient address generation in VLSI implementation of FFT processors. The scheme involves manipulation of address lines taking into consideration coefficient addresses required at various FFT stages. We show with the aid of examples that the scheme can lead to more efficient hardware realisations, with significant reduction in hardware for all FFT lengths. This leads to faster, more power and area efficient realisation of FFT processors than approaches published to date. The paper describes the scheme, its implementation in hardware, and presents results showing more than 80% reduction in area and power for almost all FFT lengths.
Keywords :
CMOS digital integrated circuits; VLSI; fast Fourier transforms; integrated circuit layout; microprocessor chips; storage allocation; Alcatel MTC 45000 CMOS technology library; FFT processors; N-point discrete Fourier transform; VLSI implementation; address line manipulation; area efficient realisation; coefficient address generation; coefficient memory addressing scheme; efficient hardware realisations; hardware reduction; register transfer level Verilog hardware description language; Counting circuits; Discrete Fourier transforms; Energy consumption; Fast Fourier transforms; Hardware; Portable computers; Radar applications; Radar imaging; Signal generators; Very large scale integration;
Conference_Titel :
Circuits and Systems, 2002. ISCAS 2002. IEEE International Symposium on
Print_ISBN :
0-7803-7448-7
DOI :
10.1109/ISCAS.2002.1010591