DocumentCode :
1809852
Title :
Enhanced bus invert encodings for low-power
Author :
Narayanan, Unni ; Chung, Ki-Seok ; Kim, Taewhan
Author_Institution :
Intel Corp., Santa Clara, CA, USA
Volume :
5
fYear :
2002
fDate :
2002
Abstract :
The advent of portable digital devices has made low power CMOS circuit design an increasingly important research area. Till now, most efforts in low-power CMOS design have focused on reducing the power dissipated dynamically by reducing the number of transitions inside the CMOS circuit. It has been known that a significant power reduction can be achieved by using a bus encoding to reduce the number of transitions on high capacitance I/O lines at the cost of increasing the number of transitions inside the CMOS circuit on low capacitance lines. In this paper we extend the ideas of bus invert encoding and propose two enhanced encoding schemes which further reduce the number of transitions on I/O lines. We provide a set of comparisons among the three schemes in the light of the average number of transitions, additional area overhead, encoding/decoding cost, and delay.
Keywords :
CMOS digital integrated circuits; capacitance; delays; integrated circuit design; logic partitioning; low-power electronics; CMOS circuit design; area overhead; bus invert encodings; delay; encoding/decoding cost; high capacitance I/O lines; low power CMOS circuit; portable digital devices; CMOS technology; Capacitance; Circuits; Costs; Encoding; Energy consumption; Hamming distance; Portable computers; Power dissipation; Protocols;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2002. ISCAS 2002. IEEE International Symposium on
Print_ISBN :
0-7803-7448-7
Type :
conf
DOI :
10.1109/ISCAS.2002.1010631
Filename :
1010631
Link To Document :
بازگشت