DocumentCode :
1810037
Title :
VLSI-array architecture for the hierarchical BMA
Author :
Choi, Young Ho ; Kim, Kyeong Joong ; Suh, Jong Yeul ; Lee, Soo Jong ; Park, Kyu Tae
Author_Institution :
Dept. of Electron. Eng., Yonsei Univ., Seoul, South Korea
Volume :
1
fYear :
1996
fDate :
14-18 Oct 1996
Firstpage :
633
Abstract :
A VLSI-array architecture for the hierarchical block-matching algorithm (HBMA) using a mean pyramid structure is presented. Due to the novel arrangement of data flow, we can map the HBMA onto a systolic array without hardware redundancy. The architecture can estimate the motion vectors of a 720×480 pixels image with frame rate of 30, for the displacement of ±28 pixels, at 50 MHz clock rate. We simulated the proposed architecture using Verilog-XL and synthesized it using Compass. Simulation results show that the architecture can be fabricated with the state-of-the-art CMOS technologies in one chip
Keywords :
CMOS digital integrated circuits; VLSI; data flow computing; digital signal processing chips; image matching; motion estimation; systolic arrays; 345600 pixel; 480 pixel; 50 MHz; 720 pixel; CMOS technologies; Compass; VLSI array architecture; Verilog-XL; clock rate; data flow; frame rate; hierarchical BMA; hierarchical block-matching algorithm; image matching; mean pyramid structure; motion vector estimation; pixels displacement; simulation results; Abstracts; CMOS technology; Clocks; Electronic mail; Hardware; Image generation; Motion estimation; Pixel; Strontium; Systolic arrays;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing, 1996., 3rd International Conference on
Conference_Location :
Beijing
Print_ISBN :
0-7803-2912-0
Type :
conf
DOI :
10.1109/ICSIGP.1996.567343
Filename :
567343
Link To Document :
بازگشت