DocumentCode :
1811861
Title :
Semi-formal verification of VHDL-AMS descriptions
Author :
Salem, Ashraf
Author_Institution :
Fac. of Eng., Ain Shams Univ., Cairo, Egypt
Volume :
5
fYear :
2002
fDate :
2002
Abstract :
In this paper a new technique for functional verification of VHDL-AMS descriptions is proposed. The technique is based on combining an equivalence checker, an analog simulator, and a term rewriting engine in a single tightly coupled verification environment. The proposed method verifies the equivalence between two VHDL-AMS architectures describing alternative implementations or different abstraction levels for the same A/MS design entity. The verification process is based on building comparator circuits for the analog outputs and miter circuits for the digital outputs. The miter circuit is verified using a novel SAT/BDD equivalence checking algorithm. The analog comparator circuit is verified using a set of rewriting rules. The equivalence of D/A & A/D converters is proved using a matching procedure.
Keywords :
binary decision diagrams; circuit simulation; comparators (circuits); formal verification; hardware description languages; mixed analogue-digital integrated circuits; A/D converters; D/A converters; SAT/BDD equivalence checking algorithm; VHDL-AMS descriptions; analog outputs; analog simulator; analog/mixed signal designs; comparator circuits; digital outputs; equivalence checker; miter circuits; rewriting rules; semi-formal functional verification; single tightly coupled verification environment; term rewriting engine; Adders; Analog circuits; Buildings; Circuit simulation; Computational modeling; Coupling circuits; Engines; Signal design; System-on-a-chip; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2002. ISCAS 2002. IEEE International Symposium on
Print_ISBN :
0-7803-7448-7
Type :
conf
DOI :
10.1109/ISCAS.2002.1010708
Filename :
1010708
Link To Document :
بازگشت