DocumentCode :
1812217
Title :
High-speed low-power logic gates using floating gates
Author :
Rodríguez-Villegas, E. ; Quintana, J.M. ; Avedillo, M.J. ; Rueda, A.
Author_Institution :
Centro Nacional de Microelectron., Instituto de Microelectron. de Sevilla, Spain
Volume :
5
fYear :
2002
fDate :
2002
Abstract :
Low power consumption is attractive because of portability and reliability considerations. One way to reduce this power consumption is lowering the supply voltage. However, low supply voltages leads to reduced time performance if the transistor threshold voltage is not scaled accordingly. To solve this, technologies with reduced threshold voltage devices have emerged. Instead, in this paper we resort to a circuit technique based on floating gate devices in order to lower the threshold voltage. It allows fast operation of logic gates at a low supply voltage in standard technologies. The feasibility of the proposed technique is shown experimentally by a fabricated test chip working at a supply voltage of 0.4 V.
Keywords :
CMOS logic circuits; delays; high-speed integrated circuits; logic gates; low-power electronics; 0.4 V; CMOS gates; circuit technique; double poly CMOS processes; fast operation; floating gate devices; high-speed logic gates; low-power logic gates; supply voltage reduction; threshold voltage reduction; CMOS technology; Circuit topology; Energy consumption; Fabrication; Inverters; Logic devices; Logic gates; Low voltage; Parasitic capacitance; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2002. ISCAS 2002. IEEE International Symposium on
Print_ISBN :
0-7803-7448-7
Type :
conf
DOI :
10.1109/ISCAS.2002.1010722
Filename :
1010722
Link To Document :
بازگشت