DocumentCode :
1813981
Title :
Analysis of clock buffer phase noise
Author :
Xu, Chao ; Barber, Frank ; Laker, Kenneth ; Van der Spiegel, Jan
Author_Institution :
PMC-Sierra Inc., Allentown, PA, USA
Volume :
5
fYear :
2002
fDate :
2002
Abstract :
Clock buffers are widely used in microprocessors and other synchronous communication chips in which a global clock signal is distributed throughout the chip. This paper presents a phase noise model for clock buffers. The model can be used to predict the phase noise introduced by clock buffers and to gain insight into phase noise transfer mechanisms in clock buffers. Based on the models, techniques for low phase noise clock buffer design are derived. The analytical results presented here have good agreement with simulation and measurement results.
Keywords :
buffer circuits; circuit simulation; clocks; integrated circuit design; integrated circuit measurement; integrated circuit modelling; integrated circuit noise; microprocessor chips; phase noise; clock buffer phase noise; distributed global clock signal; low phase noise design; measurement; microprocessors; phase noise model; phase noise transfer mechanisms; simulation; synchronous communication chips; 1f noise; Chaotic communication; Clocks; Delay; Jitter; Phase noise; Ring oscillators; Timing; Transfer functions; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2002. ISCAS 2002. IEEE International Symposium on
Print_ISBN :
0-7803-7448-7
Type :
conf
DOI :
10.1109/ISCAS.2002.1010789
Filename :
1010789
Link To Document :
بازگشت