DocumentCode :
1814164
Title :
PAS: A stand alone placement annotation system for high speed designs
Author :
Xiong, Xiao-Ming ; Hardin, John ; Cheng, Chitng-Kunn
Author_Institution :
Cadence Design Systems, Inc., San Diego, CA, USA
fYear :
1993
fDate :
9-12 May 1993
Abstract :
To predict the high-speed electronic circuit performance in the early physical design stage, a stand-alone placement annotation system (PAS) which uses efficient and accurate models for both output drivers and interconnects has been developed. The placement annotation algorithm is presented, the placer and the placement checker in PAS are addressed, and experimental results are given. PAS is implemented in C using a Motif graphical user interface. Using actual production ECL (emitter coupled logic), TTL (transistor transistor logic), and BiCMOS designs, placement annotation delays are compared with back annotation delays from the fully routed design. The interconnect delay numbers given by placement annotation are within a 5% range of the actual back annotation number for more than 95% of the nets in a typical design
Keywords :
application specific integrated circuits; ASIC design; C implementation; ECL; Motif graphical user interface; PAS system; TTL; VLSI; accurate models; back annotation delays; circuit performance; delay numbers; early physical design stage; high speed designs; interconnects; output drivers; path delay; performance driven design automation; placement annotation algorithm; placement checker; placer; stand alone placement annotation system; BiCMOS integrated circuits; Circuit optimization; Delay; Driver circuits; Graphical user interfaces; High-speed electronics; Integrated circuit interconnections; Logic design; Predictive models; Production;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 1993., Proceedings of the IEEE 1993
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-0826-3
Type :
conf
DOI :
10.1109/CICC.1993.590589
Filename :
590589
Link To Document :
بازگشت