DocumentCode :
1814197
Title :
Performance-driven layout through device sizing
Author :
You, Yongtao ; Roetcisoender, Brad ; Cheng, Albert ; McGehee, Richard ; Sugiyama, Stephen
Author_Institution :
Cascade Design Autom., Bellevue, WA, USA
fYear :
1993
fDate :
9-12 May 1993
Abstract :
A system for performance-driven layout of cell-based integrated circuits is presented. Initial specification of performance goals and postlayout timing analysis are used to drive module generation and physical layout tools. Communication between the physical and analysis tools allows a new buffer sizing algorithm to perform static timing analysis on the network under modification. Solutions are selected based on accurate delay data rather than estimations. This approach has the following advantages: strong control over path delays through buffer sizing, accurate calculation of path delays, including those due to routing parasitics, and low computational complexity, which allows automatic, full-chip optimization
Keywords :
circuit layout CAD; automated layout; buffer sizing; buffer sizing algorithm; cell-based integrated circuits; device sizing; full-chip optimization; low computational complexity; module generation; path delays; performance goals; performance-driven layout; physical layout tools; postlayout timing analysis; static timing analysis; structural silicon compiler; Algorithm design and analysis; Constraint optimization; Delay estimation; Design automation; Integrated circuit layout; Libraries; Pattern analysis; Performance analysis; Routing; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 1993., Proceedings of the IEEE 1993
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-0826-3
Type :
conf
DOI :
10.1109/CICC.1993.590591
Filename :
590591
Link To Document :
بازگشت