DocumentCode :
1814356
Title :
Design of directory based cache coherence protocol verification logic in CMPs around TACA
Author :
Dalui, M. ; Sikdar, B.K.
Author_Institution :
Dept. of CSE, Nat. Inst. of Technol., Durgapur, India
fYear :
2013
fDate :
1-5 July 2013
Firstpage :
318
Lastpage :
325
Abstract :
The conventional test schemes for Chip Multiprocessors (CMPs) are costly, time consuming and power hungry. This demands search for new test methodologies. In this work, we employ cellular automata (CA) to develop a high speed protocol verification logic for CMPs realizing directory based cache coherence system. A special class of CA referred to as single length cycle 2-attractor cellular automata (TACA), has been introduced to identify the inconsistencies in cache line states of processors private caches. The TACA theory is developed to realize low cost hardware of the design enabling quick decision on the cache coherency that is desirable for the CMPs.
Keywords :
cache storage; cellular automata; logic design; microprocessor chips; protocols; 2-attractor cellular automata; CMP; TACA; chip multiprocessors; directory based cache coherence protocol verification logic; Automata; Coherence; Program processors; Protocols; Silicon; Tiles; Vectors; Cache coherence; Cellular Automata; Chip Multi-Processors; Directory protocol; Fault detection; TACA;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High Performance Computing and Simulation (HPCS), 2013 International Conference on
Conference_Location :
Helsinki
Print_ISBN :
978-1-4799-0836-3
Type :
conf
DOI :
10.1109/HPCSim.2013.6641433
Filename :
6641433
Link To Document :
بازگشت