Title :
A DSP peripheral design for three-level inverter space vector PWM modulations
Author :
Li, Shengming ; Xu, Longya
Author_Institution :
Capstone Turbine Corp., Chatsworth, CA, USA
Abstract :
Presently available motion drive digital signal processors (DSP) are all equipped with PWM modulation peripherals supporting only two-level power inverter topology. There is a considerable interfacing gap between the DSP controller and the inverter gate driver circuits of multi-level power inverter topologies. This paper explores the possibility of designing a new, standard DSP peripheral for three-level inverter space vector PWM modulation via a CPLD prototype, extending the conventional two-level PWM peripheral to embrace three-level PWM modulation capability. General design perspectives are given and experimental results are presented to validate the new peripheral design.
Keywords :
PWM invertors; digital control; digital signal processing chips; driver circuits; microcontrollers; programmable logic devices; CPLD prototype; DSP peripheral design; PWM modulation peripherals; digital signal processors; inverter gate driver circuits; micro-controller; motion drive; multi-level power inverter topologies; three-level inverter space vector PWM modulation; two-level power inverter topology; Application software; Circuit topology; Digital signal processing; Driver circuits; Prototypes; Pulse width modulation; Pulse width modulation inverters; Software prototyping; Space vector pulse width modulation; Voltage;
Conference_Titel :
Power Electronics Specialist Conference, 2003. PESC '03. 2003 IEEE 34th Annual
Print_ISBN :
0-7803-7754-0
DOI :
10.1109/PESC.2003.1218294