DocumentCode :
1816818
Title :
An improved algorithm for transistors pairing for compact layout of non-series-parallel CMOS networks
Author :
Zhang, H. ; Asada, K.
Author_Institution :
Dept. of Electron. Eng., Tokyo Univ., Japan
fYear :
1993
fDate :
9-12 May 1993
Abstract :
An efficient method is presented for designing the minimum area layout of CMOS networks in one and two dimensions. This method is useful for finding the best possible transistor pairs, including nondual transistors. The method consists of two algorithms. The first one is a transistor pairing algorithm in which a pFET and nFET should be paired for complex gates, even where more than two transistors have the same gate signal. The second is a compatible pair search algorithm in which a compatible pair matrix is employed to represent possible covers in arbitrary CMOS networks. Experiments show that the method gives optimal solutions which are close enough to the theoretical minimum and that nondual transistor pairs produce better results
Keywords :
circuit layout CAD; ASIC; CMOS networks; analogue circuits; compatible pair search algorithm; complex gates; minimum area layout; nFET; nondual transistors; nonseries parallel networks; optimal solutions; pFET; pairing algorithm; transistors pairing; Application specific integrated circuits; Economic indicators; Signal processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 1993., Proceedings of the IEEE 1993
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-0826-3
Type :
conf
DOI :
10.1109/CICC.1993.590737
Filename :
590737
Link To Document :
بازگشت