Title :
Load and logic co-optimization for design of soft-error resistant nanometer CMOS circuits
Author :
Dhillon, Yuvraj S. ; Diril, Abdulkadir U. ; Chatterjee, Abhijit ; Metra, Cecilia
Author_Institution :
Georgia Inst. of Technol., Atlanta, GA, USA
Abstract :
Technology scaling has led to reduced noise margins and increased susceptibility of logic circuits to transient errors. In this paper, a novel methodology to increase the robustness of combinational circuits to transient errors is proposed. The number of errors propagated to the primary outputs (POs) is minimized by adding optimal amounts of capacitive loading to the POs of the logic circuit. Using a novel delay-assignment-variation (DAV) based optimization methodology, the sizes, supply voltages and threshold voltages of internal gates (not primary outputs) are chosen to minimize the energy and delay overhead due to the added loads. Experiments on ISCAS´85 benchmarks show that 79.3% soft-error reduction can be obtained on the average with modest increase in circuit delay and energy. Comparison with other techniques shows that our technique has a much better energy-delay-reliability trade-off compared to others.
Keywords :
CMOS logic circuits; circuit optimisation; integrated circuit design; nanotechnology; capacitive loading; circuit delay; combinational circuits; delay overhead; delay-assignment-variation; energy-delay reliability; logic circuits; logic co-optimization; nanometer CMOS circuit; soft-error reduction; soft-error resistant circuit; transient errors; CMOS logic circuits; CMOS technology; Circuit noise; Combinational circuits; Delay; Logic circuits; Logic design; Noise reduction; Noise robustness; Threshold voltage;
Conference_Titel :
On-Line Testing Symposium, 2005. IOLTS 2005. 11th IEEE International
Print_ISBN :
0-7695-2406-0
DOI :
10.1109/IOLTS.2005.41