Title :
A hierarchical interface design methodology and models for SoC IP integration
Author :
Jou, Jer-Min ; Kuang, Shiann-Rong ; Wu, Kuang-Ming
Author_Institution :
Dept. of Electr. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
Abstract :
A key aspect of an IP core´s marketability is its ability to be easily integrated across a wide variety of interfaces. In this paper, we propose an efficient hierarchical interface design methodology and models so that a designer can quickly design an IP core´s interface, which can be easily integrated into any interface/bus architecture. The proposed methodology and models have been applied to design an MP3 decoder with different interfaces: an ISA bus interface and a PCI bus interface. The results demonstrate that the methodology and models result in easy IP integration and only a little performance overhead
Keywords :
circuit CAD; circuit simulation; industrial property; integrated circuit design; integrated circuit modelling; peripheral interfaces; IP core marketability; ISA bus interface; MP3 decoder; PCI bus interface; SoC IP integration; hierarchical interface design methodology; hierarchical interface models; intellectual property integration; interface integration; interface/bus architecture; Analog-digital conversion; Consumer electronics; Data communication; Decoding; Design methodology; Digital audio players; Instruction sets; Intellectual property; Microprocessors; System-on-a-chip;
Conference_Titel :
Circuits and Systems, 2002. ISCAS 2002. IEEE International Symposium on
Conference_Location :
Phoenix-Scottsdale, AZ
Print_ISBN :
0-7803-7448-7
DOI :
10.1109/ISCAS.2002.1010999