DocumentCode :
1818157
Title :
Power-balanced self checking circuits for cryptographic chips
Author :
Murphy, Julian ; Bystrov, Alex ; Yakovlev, Alex
Author_Institution :
Sch. of EECE, Univ. of Newcastle upon Tyne, UK
fYear :
2005
fDate :
6-8 July 2005
Firstpage :
157
Lastpage :
162
Abstract :
Cryptographic chips are highly susceptible to fault injection and power analysis attacks, which easily lets an attacker gain secret keys intended to be secure. In addition to these issues, testability circuitry is frequently manipulated to induce faults and undesired behavior. When power-balanced dual-rail (1-of-2) logic, a return-to-spacer protocol and power-balanced totally self checking checkers with redundant transistors are used together, they significantly improve and enforce security; simultaneously facilitating secure on-line testability. In this paper, we propose and show how to implement such circuits in cryptographic chips, the fruits of which are high reliability, testability and security.
Keywords :
cryptography; integrated circuit testing; logic circuits; cryptographic chips; dual-rail logic; fault injection; on-line testability; power analysis attacks; power-balanced self checking circuits; redundant transistors; return-to-spacer protocol; testability circuitry; Circuit faults; Circuit testing; Cryptography; Data security; Electrical fault detection; Energy consumption; Fabrication; Fault detection; Logic testing; Protocols;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
On-Line Testing Symposium, 2005. IOLTS 2005. 11th IEEE International
Print_ISBN :
0-7695-2406-0
Type :
conf
DOI :
10.1109/IOLTS.2005.56
Filename :
1498150
Link To Document :
بازگشت