DocumentCode :
1818700
Title :
Yield Prediction of High Performance Pipelined Circuit with Respect to Delay Failures in Sub-100nm Technology
Author :
Datta, Animesh ; Mukhopadhyay, Saibal ; Bhunia, Swarup ; Roy, Kaushik
Author_Institution :
Sch. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN
fYear :
2005
fDate :
8-8 July 2005
Firstpage :
275
Lastpage :
280
Abstract :
In nanoscale technology, large variations in process parameters produce wide delay spread in high performance circuit. In this paper the authors developed analytical models for yield prediction with respect to delay variation of pipeline design. The converse problem of estimating the design space for individual pipe stages based on a target yield has been addressed. For an example 4 stage pipelined circuit proposed analytical models are verified to predict yield within 2% of results obtained from Monte-Carlo Hspice simulation
Keywords :
Monte Carlo methods; SPICE; integrated circuit design; integrated circuit yield; nanotechnology; semiconductor process modelling; Hspice; Monte Carlo; delay failures; design space estimation; high performance pipelined circuit; nanoscale technology; process parameters; yield prediction; Analytical models; Circuit simulation; Clocks; Delay estimation; Frequency estimation; Integrated circuit interconnections; Pipelines; Predictive models; Uncertainty; Yield estimation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
On-Line Testing Symposium, 2005. IOLTS 2005. 11th IEEE International
Conference_Location :
French Riviera
Print_ISBN :
0-7695-2406-0
Type :
conf
DOI :
10.1109/IOLTS.2005.71
Filename :
1498173
Link To Document :
بازگشت