Title :
A current-mode folding/interpolating CMOS analog to quaternary converter using binary to quaternary encoding block
Author :
Han, Sung Il ; Park, Seung Yong ; Seong, Hyeon Kyeong ; Kim, Heung Soo
Author_Institution :
Dept. of Electron. Eng., Inha Univ., Incheon, South Korea
Abstract :
A current-mode folding and interpolating analog to quaternary digital converter (AQC) with binary to quaternary encoder has been proposed in this paper. A current-mode three-level folding amplifier has been employed to reduce the number of reference current sources and a low impedance current-mode approach is adopted. A voltage level converter circuit has been proposed not only to encode the binary output signal to the quaternary output signal, but also to enable the proposed AQC to be applied as a starting point device of the quaternary logic. Fast settling time and low power consumption of the AQC are achieved by utilising the proposed architecture. The simulation results of the designed 4 digit AQC show a sampling rate of 14 MHz and a power dissipation of 150 mW with a single power supply of 3.3 V for a double poly four metal standard CMOS 0.35 μm n-well technology
Keywords :
CMOS integrated circuits; analogue-digital conversion; circuit simulation; current-mode circuits; integrated circuit design; interpolation; logic design; multivalued logic circuits; reference circuits; signal sampling; 0.35 micron; 14 MHz; 150 mW; 3.3 V; AQC; AQC architecture; binary output signal encoding; binary to quaternary encoding block; current-mode folding/interpolating CMOS analog to quaternary converter; current-mode three-level folding amplifier; double poly four metal standard CMOS n-well technology; low impedance current-mode approach; multi-valued logic circuits; power consumption; power dissipation; quaternary logic; quaternary output signal; reference current sources; sampling rate; settling time; simulation; single power supply; voltage level converter circuit; Analog-digital conversion; CMOS technology; Energy consumption; Impedance; Logic circuits; Logic devices; Power dissipation; Power supplies; Sampling methods; Voltage;
Conference_Titel :
Multiple-Valued Logic, 2002. ISMVL 2002. Proceedings 32nd IEEE International Symposium on
Conference_Location :
Boston, MA
Print_ISBN :
0-7695-1462-6
DOI :
10.1109/ISMVL.2002.1011099