DocumentCode :
1820377
Title :
Very low voltage testing of SOI integrated circuits
Author :
MacDonald, Eric ; Touba, Nur A.
Author_Institution :
IBM Microelectron. Div., Austin, TX, USA
fYear :
2002
fDate :
2002
Firstpage :
25
Lastpage :
30
Abstract :
Very Low Voltage (VLV) testing has been proposed to increase flaw detection in bulk silicon CMOS integrated circuits and this paper explores these and additional advantages in the context of testing Silicon-On-Insulator (SOI) integrated circuits. In the VLV regime, the history effect, which describes how delays through SOI circuits vary based on a circuit´s recent switching history, is amplified. This amplification improves the ability at test to monitor fabrication process shifts, which may lead to excessive delay variation under normal operating conditions. VLV test techniques can be used to identify parts that have been fabricated outside the specified process window. In addition, the use of VLV testing is investigated to detect defects that have been described in previous VLV papers, however now addressed in the context of SOI technology.
Keywords :
CMOS integrated circuits; delays; fault diagnosis; flaw detection; integrated circuit testing; low-power electronics; production testing; silicon-on-insulator; SOI CMOS integrated circuits; delay variation; delays; diagnostics; fabrication process shifts; flaw detection; history effect amplification; production testing; specified process window; switching history; very low voltage testing; CMOS integrated circuits; Circuit testing; Condition monitoring; Delay effects; Fabrication; History; Integrated circuit testing; Low voltage; Silicon on insulator technology; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 2002. (VTS 2002). Proceedings 20th IEEE
Print_ISBN :
0-7695-1570-3
Type :
conf
DOI :
10.1109/VTS.2002.1011106
Filename :
1011106
Link To Document :
بازگشت