DocumentCode :
1820600
Title :
A hardware accelerated configurable ASIP architecture for embedded real-time video-based driver assistance applications
Author :
Schewior, Gregor ; Flatt, Holger ; Dolar, Carsten ; Banz, Christian ; Blume, Holger
Author_Institution :
Inst. of Microelectron. Syst., Leibniz Univ. Hannover, Hannover, Germany
fYear :
2011
fDate :
18-21 July 2011
Firstpage :
209
Lastpage :
216
Abstract :
In this paper, a flexible HW architecture for video-based driver assistance applications is presented. It comprises a customizable and extensible processor template and several task-specific HW accelerators. The proposed heterogeneous architecture allows utilization of the programmable processor core for control and low data rate tasks. For the acceleration of computationally intensive tasks of the application, special functional units and custom instructions can be added to the processor template to form an application specific instruction set processor (ASIP). Moreover, dedicated HW accelerators can be attached to the ASIP. To compare the diverse design options, a shape detection application for traffic sign detection is utilized as case study. It is shown that single tasks of a pure software implementation can be significantly accelerated by usage of special functional units by a factor of up to 35 and by usage of HW accelerators of up to 243. The proposed architecture has been mapped onto an FPGA and it could be shown that a realtime capable system can be realized.
Keywords :
driver information systems; field programmable gate arrays; instruction sets; microprocessor chips; multiprocessing systems; real-time systems; video signal processing; FPGA; application specific instruction set processor; diverse design options; embedded real-time video-based driver assistance applications; flexible HW architecture; hardware accelerated configurable ASIP architecture; programmable processor core; real-time capable system; shape detection application; traffic sign detection; video-extensible processor; Acceleration; Computer architecture; Hardware; Histograms; Image color analysis; Registers; Shape;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Embedded Computer Systems (SAMOS), 2011 International Conference on
Conference_Location :
Samos
Print_ISBN :
978-1-4577-0802-2
Electronic_ISBN :
978-1-4577-0801-5
Type :
conf
DOI :
10.1109/SAMOS.2011.6045463
Filename :
6045463
Link To Document :
بازگشت