DocumentCode :
1821239
Title :
Checking signal transition graph implementability by symbolic BDD traversal
Author :
Kondratyev, Alex ; Cortadella, Jordi ; Kishinevsky, Michael ; Pastor, Enric ; Roig, Oriol ; Yakovlev, Alex
Author_Institution :
Aizu Univ., Aizu-Wakamatsu, Japan
fYear :
1995
fDate :
6-9 Mar 1995
Firstpage :
325
Lastpage :
332
Abstract :
This paper defines conditions for a Signal Transition Graph to be implemented by an asynchronous circuit. A hierarchy of the implementability classes is presented. Our main concern is the implementability of the specification under the restricted input-output interface between the design and the environment, i.e., when no additional interface signals are allowed to be added to the design. We develop algorithms and present experimental results of using BDD-traversal for checking STG implementability. These results demonstrate efficiency of the symbolic approach and show a way of improving existing tools for STG-based asynchronous circuit design
Keywords :
asynchronous circuits; circuit CAD; logic CAD; sequential circuits; signal flow graphs; STG implementability; asynchronous circuit design; implementability classes; restricted input-output interface; signal transition graph; symbolic BDD traversal; symbolic approach; Asynchronous circuits; Binary decision diagrams; Boolean functions; Circuit synthesis; Councils; Data structures; Explosions; Signal design; Signal synthesis; State-space methods;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
European Design and Test Conference, 1995. ED&TC 1995, Proceedings.
Conference_Location :
Paris
Print_ISBN :
0-8186-7039-8
Type :
conf
DOI :
10.1109/EDTC.1995.470376
Filename :
470376
Link To Document :
بازگشت