Title :
RAMSES-FT: a fault simulator for flash memory testing and diagnostics
Author :
Cheng, Kuo-Liang ; Yeh, Jen-Chieh ; Wang, Chih-Wea ; Huang, Chih-Tsun ; Wu, Cheng-Wen
Author_Institution :
Dept. of Electr. Eng., Nat. Tsing Hua Univ., Hsinchu, Taiwan
Abstract :
In this paper we present a fault simulator for flash memory testing and diagnostics, called RAMSES-FT. The fault simulator is designed for easy inclusion of new fault models by adding their fault descriptors without modifying the simulation engine. The flash memory fault models are discussed, based on the failures defined in the IEEE 1005 Standard. Both the NOR-type and NAND-type flash memory architectures are covered. Our flash memory fault simulator uses a parallel simulation strategy to reduce the simulation time complexity from O(N3) to O(N2), where N is the number of cells. With the proposed scaling method for March tests, the simulation time complexity is further reduced to O(W2), where W is the word width of the memory. The fault simulator supports March algorithms as well as single memory operations, covering most of the flash memory tests. With RAMSES-FT we have developed a diagnostic algorithm that can distinguish the target flash memory faults.
Keywords :
IEEE standards; automatic testing; computational complexity; design for testability; fault simulation; flash memories; integrated circuit testing; integrated memory circuits; logic testing; IEEE 1005 standard; March tests; NAND architecture; NOR architecture; RAMSES-FT; diagnostic algorithm; diagnostics; fault models; fault sitnulator; flash memory testing; memory faults; scaling; simulation complexity; Built-in self-test; Cellular phones; Engines; Flash memory; Memory architecture; Nonvolatile memory; Personal digital assistants; Random access memory; Read-write memory; Testing;
Conference_Titel :
VLSI Test Symposium, 2002. (VTS 2002). Proceedings 20th IEEE
Print_ISBN :
0-7695-1570-3
DOI :
10.1109/VTS.2002.1011153