DocumentCode :
1822067
Title :
Useless memory allocation in system-on-a-chip test: problems and solutions
Author :
Gonciari, Paul T. ; Al-Hashimi, Bashir M. ; Nicolici, Nicola
Author_Institution :
Dept. of Electron. & Comput. Sci., Southampton Univ., UK
fYear :
2002
fDate :
2002
Firstpage :
423
Lastpage :
429
Abstract :
Unlike the existing research direction that focuses on useful test data reduction, this paper analyzes the useless test data memory requirements for system-on-a-chip test. The proposed solution to minimize the useless test memory is based on a new test methodology which combines a novel core wrapper design algorithm with a new test vector deployment procedure stored in the automatic test equipment (ATE). To reduce memory requirements, the proposed core wrapper design finds the minimum number of wrapper scan chain partitions such that the useless memory allocation is minimized in each partition, which facilitates efficient usage of ATE capabilities. Further the new test vector deployment procedure provides a seamless integration with the ATE. When compared to the previously proposed core wrapper design algorithms, the proposed test methodology reduces the memory requirements up to 45%, without any penalties in test area overhead.
Keywords :
automatic test equipment; design for testability; integrated circuit testing; integrated memory circuits; logic testing; storage management; ATE; SOC; UMA; automatic test equipment; core wrapper design; data memory; scan chain partitions; system-on-a-chip test; test data reduction; test vector; Algorithm design and analysis; Automatic test equipment; Automatic testing; Circuit testing; Design for testability; Integrated circuit testing; Partitioning algorithms; Semiconductor device manufacture; System testing; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 2002. (VTS 2002). Proceedings 20th IEEE
Print_ISBN :
0-7695-1570-3
Type :
conf
DOI :
10.1109/VTS.2002.1011175
Filename :
1011175
Link To Document :
بازگشت