DocumentCode :
1822970
Title :
The impact of thermal imaging procedures on bare die leading toward chip layout design or wafer processing modifications
Author :
Rispoli, Kenneth ; Gould, Lee ; Mandry, James ; Delivorias, Peter
Author_Institution :
Raytheon Co., Sudbury, MA
fYear :
2006
fDate :
14-16 March 2006
Firstpage :
120
Lastpage :
125
Abstract :
Instituting dimensional reductions in the layout of CMOS semiconductor chips can lead to unwanted conduction paths significant enough to impact the performance and reliability of the subsequent fabricated integrated circuit. Positive location and identification of the suspect areas is required for the determination of root cause and to enable corrective action to eliminate or minimize the unwanted conduction paths. Empirical methods have to be employed to identify suspect areas since EDA vendors do not have CAD tools sufficiently capable of identifying the suspect areas during the design phase of a complicated high performance integrated circuit. Applying varied thermal imaging procedures and analytical techniques on specially assembled bare chips with defined limited performance identified problematic chip substrate regions and subsequent current conduction through the substrate as the problem in those regions. Corrective chip design layout and assembly techniques were instituted to achieve the required isolation. Although corrective action was achieved through chip design layout modifications, an outline of the wafer processing technology employed will be presented to designate the questionable areas with possible fabrication alterations to avoid the conduction paths encountered
Keywords :
CMOS integrated circuits; infrared imaging; integrated circuit layout; microassembling; CMOS semiconductor chip; assembled bare chips; assembly techniques; bare die; chip layout design; chip substrates; conduction paths; corrective chip design layout; dimensional reductions; integrated circuit layout; isolation technology; thermal imaging procedures; wafer processing modifications; Assembly; CMOS integrated circuits; Chip scale packaging; Electronic design automation and methodology; Integrated circuit layout; Integrated circuit reliability; Lead compounds; Process design; Semiconductor device reliability; Substrates;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Thermal Measurement and Management Symposium, 2006 IEEE Twenty-Second Annual IEEE
Conference_Location :
Dallas, TX
Print_ISBN :
1-4244-0153-4
Type :
conf
DOI :
10.1109/STHERM.2006.1625216
Filename :
1625216
Link To Document :
بازگشت