DocumentCode :
1825197
Title :
PMOS-based power-rail ESD clamp circuit with adjustable holding voltage controlled by ESD detection circuit
Author :
Yeh, Chih-Ting ; Liang, Yung-Chih ; Ker, Ming-Dou
Author_Institution :
Department of Electronics Engineering & Institute of Electronics, National Chiao-Tung University, Hsinchu, Taiwan
fYear :
2011
fDate :
11-16 Sept. 2011
Firstpage :
1
Lastpage :
6
Abstract :
A new power-rail ESD clamp circuit designed with PMOS as main ESD clamp device has been proposed and verified in a 65nm 1.2V CMOS process. The new proposed design with adjustable holding voltage controlled by the ESD detection circuit has better immunity against mis-trigger or transient-induced latch-on event. The layout area and the standby leakage current of this new proposed design are much superior to that of traditional RC-based power-rail ESD clamp circuit with NMOS as main ESD clamp device.
Keywords :
Clamps; Current measurement; Electrostatic discharge; Leakage current; Temperature measurement; Transmission line measurements; Voltage measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Overstress/Electrostatic Discharge Symposium (EOS/ESD), 2011 33rd
Conference_Location :
Anaheim, CA
ISSN :
Pending
Electronic_ISBN :
Pending
Type :
conf
Filename :
6045635
Link To Document :
بازگشت