Title :
Synthesizing for scan dependence in built-in self-testable designs
Author :
Avra, L.J. ; McCluskey, E.J.
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Stanford Univ., CA, USA
Abstract :
This paper introduces new design and synthesis techniques that reduce the area and performance overhead of built-in self-test (BIST) architectures such as circular BIST and parallel BIST. Our goal is to arrange the system bistables into scan paths such that some of the BIST and scan logic is shared with the functional logic. Logic sharing is possible when scan dependence is introduced in the design. Other BIST design techniques attempt to avoid scan dependence because it can reduce the fault coverage of embedded, multiple input signature registers (MISRs). We show that introducing certain types of scan dependence in embedded MISRs can result in reduced overhead and improved fault coverage. We present our results for benchmark circuits that have been synthesized to take advantage of scan dependence in a circular BIST architecture
Keywords :
automatic test equipment; automatic testing; built-in self test; computer architecture; logic CAD; logic testing; performance evaluation; BIST architecture; benchmark circuits; built-in self-test; built-in self-testable designs; circular BIST; embedded design; fault coverage; functional logic; logic sharing; multiple input signature registers; nonHamiltonian dependence graph; overhead; parallel BIST; scan dependence; scan paths; system bistables; Automatic testing; Built-in self-test; Circuit synthesis; Circuit testing; Costs; Hardware; Life testing; Logic design; Logic testing; Reconfigurable logic;
Conference_Titel :
Test Conference, 1993. Proceedings., International
Conference_Location :
Baltimore, MD
Print_ISBN :
0-7803-1430-1
DOI :
10.1109/TEST.1993.470629