DocumentCode :
1826188
Title :
Performance of a Hardware Scheduler for Many-core Architecture
Author :
Avron, Itai ; Ginosar, Ran
Author_Institution :
Electr. Eng. Dept., Technion - Israel Inst. of Technol., Haifa, Israel
fYear :
2012
fDate :
25-27 June 2012
Firstpage :
151
Lastpage :
160
Abstract :
A hardware scheduler for many-core architectures enables fast scheduling and allocation of fine granularity tasks to all cores. We present performance evaluation of a hardware scheduler for HyperCore, a many-core architecture. The evaluation is based on an architectural simulator, using multiple benchmarks representing a wide variety of inherent parallelism. Several architectural improvements are proposed, and various configurations of the scheduler are simulated. The results are analyzed, and are used to highlight the potential and the possible pitfalls of the architecture. It is shown that a scheduler with a capacity to schedule and terminate 10 instances per cycle, along with a task queue of as little as two slots near each core, is sufficient to utilize 256 cores. Other scheduling configurations are also analyzed.
Keywords :
multiprocessing systems; performance evaluation; processor scheduling; HyperCore; architectural simulator; granularity tasks; hardware scheduler; many-core architecture; multiple benchmarks; Benchmark testing; Hardware; Multicore processing; Processor scheduling; Resource management; Scheduling; hardware scheduler; many-core; performance; task queues;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High Performance Computing and Communication & 2012 IEEE 9th International Conference on Embedded Software and Systems (HPCC-ICESS), 2012 IEEE 14th International Conference on
Conference_Location :
Liverpool
Print_ISBN :
978-1-4673-2164-8
Type :
conf
DOI :
10.1109/HPCC.2012.29
Filename :
6332171
Link To Document :
بازگشت