DocumentCode :
1826354
Title :
Low standoff Chip to Wafer bonding
Author :
Chong, Ser Choong ; Wee, David Ho Soon ; Teo, Keng Hwa
Author_Institution :
Inst. of Microelectron., A*STAR (Agency for Sci., Technol. & Res.), Singapore, Singapore
fYear :
2011
fDate :
7-9 Dec. 2011
Firstpage :
108
Lastpage :
112
Abstract :
Industry is moving towards having module with multiple functions and capabilities in order to satisfy consumer demands. Miniaturized the package will allowed more components to pack inside the electronic gadget. A low z-foot print of the package is one of the approaches to miniaturize the package. The adoption of micro-bump solders in the chip allowed low standoff Chip to Wafer (C2W) solder interconnects. The chip used in this study is of size 12mm × 12mm × 0.07mm and consists of array of micro-solder bumps at 80μm pitch and 50μm UBM diameter. The wafer is of 200mm diameter and 0.7mm thick. Thermal compression process was adopted to form the solder joint between the chip and wafer. The chip and wafer were subjected to thermal and pressure loading during the thermal compression process. The thermal compression approach ensured that the chip was firmly secured to the wafer before moving to other bonding site on the wafer. This avoids the issue of die shifting during the subsequent bonding process. Several chips can stacked on top of each other as the electrical interconnects can be routed through the use of through silicon vias and double-side Re-route distribution layers (RDL) on the chip. The double RDL fabrication process of the chip involved subjected the micro-bump to several thermal heats. The integrity of the micro-solder bump may be affected by the heat. Thin layer of nickel between the copper bump and solder is necessary to prevent the solder from becoming intermetallic compound before the C2W process. The developed C2W process successfully demonstrated a low standoff micro-bump chip to wafer interconnects.
Keywords :
compressibility; copper; integrated circuit interconnections; integrated circuit packaging; nickel; solders; three-dimensional integrated circuits; wafer bonding; C2W process; UBM diameter; bonding site; copper bump; die shifting; double-side re-route distribution layer; electrical interconnect; intermetallic compound; low standoff chip; microsolder bump; nickel; pressure loading; solder joint; subsequent bonding process; thermal compression process; thermal heat; thin layer; through silicon via; wafer bonding; wafer interconnect; Bonding; Copper; Electronic packaging thermal management; Integrated circuit interconnections; Soldering; Temperature measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Packaging Technology Conference (EPTC), 2011 IEEE 13th
Conference_Location :
Singapore
Print_ISBN :
978-1-4577-1983-7
Electronic_ISBN :
978-1-4577-1981-3
Type :
conf
DOI :
10.1109/EPTC.2011.6184396
Filename :
6184396
Link To Document :
بازگشت