DocumentCode :
1826696
Title :
Multiplierless implementation of all-pole digital filters
Author :
Bhattacharya, Mrinmoy ; Saramäki, Tapio
Author_Institution :
Inst. of Signal Process., Tampere Univ. of Technol., Finland
Volume :
2
fYear :
2002
fDate :
2002
Abstract :
For some low sensitivity structures, the coefficient values are quite small. These values after converting them to minimum signed powers-of-two (MNSPT) or canonic signed digit (CSD) forms can be implemented in a multiplierless manner, i.e., by using only a few bit shifts and adds and/or subtracts. In such cases, the number of nonzero bits required for coefficient representations become quite low. This paper proposes a structure that is very suitable for implementing all-pole digital filters. When accepting a marginal deviation from the given specifications, the required number of nonzero bits becomes very low, making the overall implementation attractive. Alternatively, one can start with a filter that slightly exceeds the given criteria without increasing the filter order. Then, the coefficient values are quantized into the desired representation forms such that the given overall criteria are still met
Keywords :
digital filters; poles and zeros; CSD coefficient; MNSPT coefficient; all-pole digital filter; low-sensitivity structure; multiplierless circuit; Databases; Delay; Digital filters; IIR filters; Lattices; Optimization methods; Passband; Q factor;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2002. ISCAS 2002. IEEE International Symposium on
Conference_Location :
Phoenix-Scottsdale, AZ
Print_ISBN :
0-7803-7448-7
Type :
conf
DOI :
10.1109/ISCAS.2002.1011448
Filename :
1011448
Link To Document :
بازگشت