DocumentCode :
1826866
Title :
Partial scan at the register-transfer level
Author :
Steensma, Johannes ; Catthoor, Francky ; De Man, Hugo
Author_Institution :
IMEC, Leuven, Belgium
fYear :
1993
fDate :
17-21 Oct 1993
Firstpage :
488
Lastpage :
497
Abstract :
This paper presents a partial scan methodology suited for (pipelined) data paths described at the register-transfer level. The method is based on feedback elimination by making existing registers scanable or by adding extra transparent scan registers. An optimal set (in terms of area cost) of scan registers is selected using an exact branch and bound algorithm. Our symbolic test pattern generation technique can very effectively deal with the delay in the remaining sequential circuit parts. Furthermore, the symbolic test method makes various scan schemes possible which ensures a correct application and evaluation of the test vectors. They are discussed and compared in terms of their hardware requirements, test application times and test accuracy
Keywords :
automatic testing; boundary scan testing; design for testability; fault diagnosis; logic design; logic testing; pipeline processing; sequential circuits; area cost; branch and bound algorithm; feedback elimination; logic testing; optimal set; partial scan methodology; pipelined data paths; register-transfer level; sequential circuit; symbolic test pattern generation; transparent scan registers; Circuit faults; Circuit testing; Controllability; Cost function; Flip-flops; Registers; Sequential analysis; Sequential circuits; Signal design; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 1993. Proceedings., International
Conference_Location :
Baltimore, MD
Print_ISBN :
0-7803-1430-1
Type :
conf
DOI :
10.1109/TEST.1993.470662
Filename :
470662
Link To Document :
بازگشت