DocumentCode :
1826952
Title :
Minimizing test time by exploiting parallelism in macro test
Author :
Bouwmeester, Hans ; Oostdijk, Steven ; Bouwman, Frank ; Stans, Rudi ; Thijssen, Loek ; Beenker, Frans
Author_Institution :
Philips Res. Lab., Eindhoven, Netherlands
fYear :
1993
fDate :
17-21 Oct 1993
Firstpage :
451
Lastpage :
460
Abstract :
Increasing complexity of modern designs and high costs of test equipment are putting more and more emphasis on test application times. This paper presents a classification of methods for reducing the test time of a device by exploiting parallelism in Macro Test. Techniques and considerations are given for different methods of parallel testing. It is shown that without design modifications significant reductions in test time can be reached. To obtain a further test time reduction, analysis of resource sharing conflicts is done in order to be able to decide which design modifications can best be made. As a result, a trade-off between test time and additional testability hardware can be made. Results of one of the methods of parallel testing are given for two industrial devices. Test time reductions of up to 40-50% compared to sequential approaches have been reached without making any design modifications
Keywords :
VLSI; automatic test equipment; automatic testing; design for testability; integrated circuit testing; parallel processing; DSP chips; macro test; parallel testing; resource sharing conflicts; test time; testability hardware; Access protocols; Assembly; Costs; Design for testability; Electronic equipment testing; Hardware; Integrated circuit testing; Sequential analysis; Test pattern generators; Time factors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 1993. Proceedings., International
Conference_Location :
Baltimore, MD
Print_ISBN :
0-7803-1430-1
Type :
conf
DOI :
10.1109/TEST.1993.470666
Filename :
470666
Link To Document :
بازگشت