DocumentCode :
1827200
Title :
Channel reduction and time coincidence IBM PC board for PET
Author :
Crosetto, Dario B.
Author_Institution :
3D Comput., Desoto, TX, USA
Volume :
3
fYear :
2003
fDate :
19-25 Oct. 2003
Firstpage :
2196
Abstract :
A channel-reduction and time-coincidence board has been designed for high-efficiency detection of photons in time coincidence in PET devices. The board comprises twenty 3D-Flow processors, each capable of executing up to 26 operations in a single cycle. These processors can execute programmable real-time algorithms that route messages from the parallel top processor input port or North, East, West, South LVDS serial input ports to the parallel bottom processor output port or North, East, West, South LVDS serial output ports and can execute sorting and coincidence-detection algorithms. The board has a memory buffer (up to 512 MBytes) to store the attenuation correction coefficients and for de-randomizing and buffering data flow. It has 32 pairs of LVDS differential inputs and two pairs of LVDS differential outputs. Several transmission protocols can be implemented, including PETLINK protocol. Two in-phase clocks at 20 MHz and 40 MHz (with PLL ×8 = 320 MHz internal clock) are distributed so as to limit the maximum skew between the clock of any processor in the system to less than 40 ps. The circuits are implemented in FPGA, and full programmability is only dependent on the real-time algorithms downloaded into the processor program memory. The board is suitable for current PET with different detector types and for the 3D-CBS for best PET efficiency improvement. Typically sixteen 3D-Flow™ DAQ boards are interfaced to one coincidence board.
Keywords :
coincidence circuits; data acquisition; medical image processing; positron emission tomography; 20 MHz; 320 MHz; 3D-Flow DAQ boards; 3D-Flow processors; 40 MHz; LVDS; PET; PETLINK protocol; attenuation correction coefficients; channel reduction IBM PC board; data flow buffering; data flow derandomizing; field programmable gate arrays; processor program memory; time coincidence IBM PC board; Attenuation; Buffer storage; Circuits; Clocks; Detectors; Field programmable gate arrays; Phase locked loops; Positron emission tomography; Protocols; Sorting;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nuclear Science Symposium Conference Record, 2003 IEEE
ISSN :
1082-3654
Print_ISBN :
0-7803-8257-9
Type :
conf
DOI :
10.1109/NSSMIC.2003.1352316
Filename :
1352316
Link To Document :
بازگشت