DocumentCode :
1827967
Title :
Dependence of program and erase speed on bias conditions for fully depleted channel of vertical NAND flash memory devices
Author :
Cho, Seongjae ; Kim, Yoon ; Yun, Jang-Gn ; Lee, Jung Hoon ; Shim, Won Bo ; Park, Byung-Gook
Author_Institution :
Sch. of Electr. Eng. & Comput. Sci., Seoul Nat. Univ., Seoul, South Korea
fYear :
2009
fDate :
25-28 Oct. 2009
Firstpage :
83
Lastpage :
85
Abstract :
Recently, various kinds of novel flash memory devices have been incessantly developed. Especially, a number of devices in vertical structures have been proposed for higher integration. In many cases, the silicon channels are constructed in a vertical manner so that the memory cells share a common channel. For the sake of higher integration density, thickness of silicon channel should be essentially thin, which makes fully depleted channels usually. There have been reports concerned with the effects of channel depletion states on read current in vertical flash memory devices, but those of program/erase operations have seldom been reported. In this work, the program/erase speeds with regard to channel thickness (TSi), bias conditions on the paired cell are investigated by device simulation.
Keywords :
NAND circuits; flash memories; integrated circuit modelling; NAND flash memory devices; bias conditions; channel thickness; fully depleted channel; program/erase operations; silicon channels; vertical structures; Bismuth; Boron; Flash memory; Home appliances; Interference; Lungs; Silicon; Voltage control; NAND flash memory; channel depletion; device simulation; integration density; vertical structure;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Non-Volatile Memory Technology Symposium (NVMTS), 2009 10th Annual
Conference_Location :
Portland, OR
Print_ISBN :
978-1-4244-4953-8
Electronic_ISBN :
978-1-4244-4954-5
Type :
conf
DOI :
10.1109/NVMT.2009.5429784
Filename :
5429784
Link To Document :
بازگشت